

# Main Memory



#### Outline



- Background
- Contiguous Memory Allocation
- Paging
- Structure of Page Table
- Segmentation



# Background

#### Recall



- Program must be brought (from disk) into memory and placed within a process for it to be run
  - All data in memory before and after processing
  - All instructions in memory in order to execute









### Process in Memory





## User's View of a Program



#### Recall



- Program must be brought (from disk) into memory and placed within a process for it to be run
  - All data in memory before and after processing
  - All instructions in memory in order to execute
- Main memory and registers are the only storage which CPU can access directly



# Computer System Organization

- Computer-system operation
  - One or more CPUs, device controllers connect through common bus providing access to shared memory

Concurrent execution of CPUs and devices competing

for memory cycles















- Address Space:
  - All the addresses and state a process can touch
- Main memory usually divided into two partitions:
  - Resident operating system, usually held in low memory
  - User processes then held in high memory

Ob0000 0000

Operation System

User Processes

Obffff ffff



# Storage-Device Hierarchy



### Memory



#### Processor-DRAM Memory Gap (latency)





## Memory Management

- Memory management activities
  - Keeping track of which parts of memory are currently being used and by whom
  - Deciding which processes (or parts thereof) and data to move into and out of memory
  - Allocating and deallocating memory space as needed



### Two Views of Memory



# Logical vs. Physical Address Space

- Logical address generated by the CPU
- Physical address address seen by the memory unit
- Logical and physical addresses are the same in compile-time and load-time address-binding schemes
- Logical and physical addresses differ in executiontime address-binding scheme

# Address binding scheme: in compile time



- Address binding of instructions and data to memory addresses happen at:
  - 1. Compile time: If memory location known a priori, absolute code can be generated; must recompile code if starting location changes.

# Address binding scheme: in load mine

- Address binding of instructions and data to memory addresses happen at
  - 2. Load time: must generate relocatable code if memory location is not known at compile time



# Address binding scheme: in load Time



Example

```
int a;
a++;
MOV
     AX, a
INC
     AX
MOV
     a, AX
MOV
     AX, [0]
INC
     AX
     [0],AX
MOV
```







### Dynamic Relocation

- Address binding of instructions and data to memory addresses happen at
  - 3. Execution time: Binding delayed until run time if the process can be moved during its execution from one memory segment to another. Need hardware support for address maps (e.g., base and limit registers)



# 

- Hardware device that maps logical address to physical address
- In MMU scheme, the value in the relocation register is added to every address generated by a user process at the time it is sent to memory



 The user program deals with logical addresses; it never sees the real physical addresses

# 

Dynamic relocation using a relocation register



# Memory Management Requirement

#### Protection

 Processes should not be able to reference memory locations in another process without permission

#### Sharing

- Allow several processes to access the same portion of memory
- Better to allow each process access to the same copy of the program rather than have their own separate copy



# Contiguous Memory Allocation

#### Fixed Partition



#### Multiple input queues

- One job each partition
- •In multiple queues, each process is assigned to the smallest partition in which it fits and minimizes the internal fragmentation problem.



#### Fixed Partition



- In single queue, the process is assigned to the smallest available partition and the level of multiprogramming is increased.
- Main memory use is inefficient. Any program, no matter how small, occupies an entire partition.



# Dynamically Partition



- Multiple-partition allocation
  - Hole block of available memory; holes of various size are scattered throughout memory
  - When a process arrives, it is allocated memory from a hole large enough to accommodate it
  - Operating system maintains information about:
     a) allocated partitions;
     b) free partitions (hole)



# Dynamic Storage-Allocation Problem



| 0  |           |
|----|-----------|
| 1  |           |
| 2  | Process 1 |
| 3  |           |
| 4  | Process 5 |
| 5  |           |
| 6  | Process 2 |
| 7  |           |
| 8  | Process 3 |
| 9  |           |
| 10 |           |
| 11 |           |
| 12 |           |
| 13 |           |
| 14 | Process 4 |
| 15 |           |



# Contiguous Memory Allocation

- Relocation registers used to protect user processes from each other, and from changing operating-system code and data
  - Base register contains value of smallest physical address
  - Limit register contains range of logical addresses each logical address must be less than the limit register
  - MMU maps logical address dynamically



### Base and Limit Registers

 A pair of base and limit registers define the logical address space





# Base and Limit Registers





### Base and Limit Registers

- Can use base & bounds/limit for dynamic address translation (Simple form of "segmentation"):
- This gives program the illusion that it is running on its own dedicated machine, with memory starting at 0
  - Program gets continuous region of memory
  - Addresses within program do not have to be relocated when program placed in different region of DRAM



# Dynamic Storage-Allocation Problem

- How to satisfy a request of size n from a list of free holes
  - First-fit: Allocate the first hole that is big enough
  - Best-fit: Allocate the smallest hole that is big enough; must search entire list, unless ordered by size
    - Produces the smallest leftover hole
  - Worst-fit: Allocate the largest hole; must also search entire list
    - Produces the largest leftover hole
  - Next-fit: Scans memory from the location of the last placement
- First-fit and best-fit better than worst-fit in terms of speed and storage utilization

### First-fit



0000 0000

3

New Process





### Best-fit



0000 0000

3

New Process





### Worst-fit



0000 0000

3

New Process





#### Next-fit





#### **建** 水底交通大學

#### Exercise

- Given memory partitions, which are 100K, 450K, 250K, 300K and 600K
- There are four processes in order: 212K, 417K, 112K, and 426K.
- In order to place processes in the memory, there are three algorithms: the first-fit algorithm, the best-fit algorithm, and the next-fit algorithm. Of the three algorithms, which one makes the best use of memory space?



0000 0000 Process 4 Process 4 Process 1 Process 5 Process 2 Process 2 Process 6 Process 6 Process 3 Process 7 Process 5



- External Fragmentation total memory space exists to satisfy a request, but it is not contiguous
  - External fragmentation is the phenomenon in which free storage becomes divided into many small pieces over time.
  - The term "external" refers to the fact that the unusable storage is outside the allocated regions.



- Consider a multiple-partition allocation scheme with a hole of 18,464 bytes. Suppose that the next process requested 18,462 bytes. If we allocate exactly the requested block, we are left with a hole of 2 bytes.
- The overhead to keep track of this hole will be substantially larger than the hole itself.



- The general approach to avoiding this problem is to break the physical memory into fixed-sized blocks and allocate memory in units based on block size.
- With this approach, the memory allocated to a process may be slightly larger than the requested memory.
- The difference between these two approaches is internal fragmentation - memory that is internal to a partition but is not being used.



- Reduce external fragmentation by compaction
  - Shuffle memory contents to place all free memory together in one large block
    - However, it is somewhat expensive.
  - Compaction is possible only if relocation is dynamic, and is done at execution time

#### Compaction





0000 0000

Process 4

Process 2

Process 5

Process 2

Process 6

Process 6

Process 7



Process 7



#### Contiguous Memory Allocation

- Base and Limit Pros: Simple, fast
- Fragmentation problem
  - Not every process is in the same size
  - Over time, memory space becomes fragmented
- Missing support for sparse address space
  - Would like to have multiple chunks/program
    - e.g.: Code, Data, Stack
- Hard to do inter-process sharing
  - Want to share code segments when possible
  - Want to share memory between processes



#### Contiguous Memory Allocation

- Is there a scheme without External Fragmentation?
  - Of course!



# Paging

### Paging









- Logical address space of a process can be noncontiguous; process is allocated physical memory whenever the latter is available
- Divide physical memory into fixed-sized blocks called frames
  - Size is power of 2
  - Typically have small pages (1K-16K)
- Divide logical memory into blocks of same size called pages

32-byte memory and 4-byte pages



Logical Memory

Physical Memory



的,北京交通大學

• 32-byte memory and 4-byte pages





Ob 00000

0b 00100

Ob 11100

m

0b 00000 Frame 0

Page 2



32-byte memory and 4-byte pages

0b 00100 Frame 1

Ob 01000 Frame 2 Page 1

0b 01100

···Frame 3

Page 0

Page 3

0b 10000 Frame 4

Ob 10100

Frame 5

Ob 11000

Physical Memory Frame 6

0b 11100

Frame 7

| Page0 |  |
|-------|--|
| Page1 |  |
| Page2 |  |
| Page3 |  |

Logical Memory



#### Address Translation Scheme

- Address generated by CPU is divided into:
  - Page number (p) used as an index into a page table which contains base address of each page in physical memory
  - Page offset (d) combined with base address to define the physical memory address that is sent to the memory unit

• For given logical address space  $2^m$  and page size  $2^n$ 

32-byte memory and 4-byte pages



Logical Memory

Physical Memory
Ob 11100

m

Ob 00000

0b 00100





### Paging Hardware



### Paging



- Keep track of all free frames
- To run a program of size n pages, need to find
   n free frames and load program
- Set up a page table to translate logical to physical addresses
- No external fragmentation
- May has internal fragmentation





### Implementation of Page Table

- The page table is contiguous in main memory
- Page-table base register (PTBR) points to the page table
- Page-table length register (PRLR) indicates size of the page table



### Implementation of Page Table

- In this scheme every data/instruction access requires two memory accesses.
  - One for the page table, and
  - one for the data/instruction.
- The two memory access problem can be solved by the use of a special fast-lookup hardware cache called associative memory or translation look-aside buffers (TLBs)







- If the page number is not in the TLB (known as a TLB miss), a memory reference to the page table must be made. When the frame number is obtained, we can use it to access memory.
- In addition, we add the page number and frame number to the TLB, so that they will be found quickly on the next reference.
- If the TLB is already full of entries, the operating system must select one for replacement.







### Why Does TLB Help? Locality!





#### Effective Access Time

- Associative Lookup =  $\varepsilon$  time unit
- Assume memory cycle time is 1 time unit
- Hit ratio percentage of times that a page number is found in the associative registers; ratio related to number of associative registers
  - Hit ratio =  $\alpha$
- Effective Access Time (EAT)

EAT = 
$$(1 + \varepsilon) \alpha + (2 + \varepsilon)(1 - \alpha)$$
  
=  $2 + \varepsilon - \alpha$ 





$$\varepsilon$$
=0.1

$$EAT = 2 + \varepsilon - \alpha$$

| α   | EAT  |
|-----|------|
| 5%  | 2.05 |
| 10% | 2    |
| 50% | 1.6  |
| 80% | 1.3  |
| ?   | 1.12 |



- Needs to be really fast
  - Critical path of memory access
- Needs to have very few conflicts!
  - With TLB, the Miss Time extremely high!
- How big does TLB actually have to be?
  - Usually small: 128-512 entries



#### Memory Protection

- User cannot modify the page table mapping
- Memory protection implemented by associating protection bit with each frame
- Valid-invalid bit attached to each entry in the page table:
  - "valid" indicates that the associated page is in the process' logical address space, and is thus a legal page
  - "invalid" indicates that the page is not in the process' logical address space

### Paging



#### Valid (v) or Invalid (i) Bit In A Page Table

Page 0 Page 1 Page 2 Page 3 Page 4 Page 5 Page 6

| Frame |      | Vali     | Valid-invalid |  |
|-------|------|----------|---------------|--|
| nun   | nber | bit      | _             |  |
| 0     | 2    | ٧        |               |  |
| 1     | 3    | <b>\</b> |               |  |
| 2     | 4    | <b>\</b> |               |  |
| 3     | 7    | ٧        |               |  |
| 4     | 8    | <b>\</b> |               |  |
| 5     | 9    | <b>\</b> |               |  |
| 6     | 0    |          |               |  |
| 7     | 0    | i        |               |  |

| 0 |        |
|---|--------|
| 1 |        |
| 2 | Page 0 |
| 3 | Page 1 |
| 4 | Page 2 |
| 5 |        |
| 6 |        |
| 7 | Page 3 |
| 8 | Page 4 |
| 9 | Page 5 |
|   |        |
|   |        |



#### Shared Pages

#### Shared code

 One copy of read-only code shared among processes (i.e., text editors).

#### Private code and data

- Each process keeps a separate copy of the code and data
- The pages for the private code and data can appear anywhere in the logical address space











## Page Table Structure



#### Structure of the Page Table

- A logical address (on 32-bit machine with 4K page size) is divided into:
  - a page number consisting of 20 bits
  - a page offset consisting of 12 bits
- How many pages?
- What is the size of the page table, if each item of the page table takes 4B?



#### Structure of the Page Table

- Hierarchical Paging
- Hashed Page Tables
- Inverted Page Tables



#### Hierarchical Page Tables

- Break up the logical address space into multiple page tables
- A simple technique is a two-level page table



### Two-Level Page-Table Scheme



#### 沙水菜交通大学

# Two-Level Paging Example

- A logical address (on 32-bit machine with 4K page size) is divided into:
  - a page number consisting of 20 bits
  - a page offset consisting of 12 bits
- Since the page table is paged, the page number is further divided into:
  - a 10-bit page number
  - a 10-bit page offset
- Thus, a logical address is as follows:



where  $p_1$  is an index into the outer page table, and  $p_2$  is the displacement within the page of the outer page table



#### Address-Translation Scheme





# Three-level Paging Scheme

| outer page | inner page | offset |
|------------|------------|--------|
| $p_1$      | $p_2$      | d      |
| 42         | 10         | 12     |

| 2nd outer page | outer page | inner page | offset |
|----------------|------------|------------|--------|
| $p_1$          | $p_2$      | $p_3$      | d      |
| 32             | 10         | 10         | 12     |





#### • Pros:

- Easy memory allocation
- Easy sharing

#### • Cons:

- Page tables need to be contiguous
- Two (or more, if >2 levels) lookups per reference



#### Hashed Page Tables

- In common address spaces > 32 bits
- The logical page number is hashed into a page table
  - This page table contains a chain of elements hashing to the same location
- Logical page numbers are compared in this chain searching for a match
  - If a match is found, the corresponding physical frame is extracted



#### Hashed Page Tables







- Size of page table is at least as large as amount of logical memory allocated to processes
- Physical memory may be much less
  - Much of process space may be out on disk or not in use









#### Inverted Page Table





#### Inverted Page Table

- One entry for each real page of memory
- Entry consists of the logical address of the page stored in that real memory location, with information about the process that owns that page
- Decreases memory needed to store each page table, but increases time needed to search the table when a page reference occurs



#### Inverted Page Table

 Systems that use inverted page tables have difficulty implementing shared memory.



# Segmentation



#### Segmentation

- Memory-management scheme that supports user view of memory
- A program is a collection of segments. A segment is a logical unit such as:

```
main program,
procedure,
function,
local variables, global variables,
stack,
```

. . . . . .



#### User's View of a Program





### Logical View of Segmentation





#### More Flexible Segmentation

- Logical View: multiple separate segments
  - Typical: Code, Data, Stack
  - Others: memory sharing, etc.
- Each segment is given region of contiguous memory
  - Has a base and limit
  - Can reside anywhere in physical memory







#### Segmentation Architecture

Logical address consists of a two tuple :

<segment-number, offset>

- Segment table maps two-dimensional physical addresses; each table entry has:
  - base contains the starting physical address where the segments reside in memory
  - limit specifies the length of the segment
- Segment-table base register (STBR) points to the segment table's location in memory
- Segment-table length register (STLR) indicates number of segments used by a program;

segment number s is legal if s < STLR



#### Segmentation Architecture





# Segmentation Hardware



# Segmentation Hardware With TLB











#### Segmentation Architecture

#### Protection

- With each entry in segment table associate:
  - validation bit = 0 illegal segment
  - read/write/execute privileges



#### Segmentation with Paging

Divide each segment into blocks of same size.

Seg num Page num Offset



### Segmentation with Paging





#### Segmentation with Paging





#### Summary

- Memory is a resource that must be shared
  - Translation: Change Logical Addresses into Physical Addresses
  - Protection: Prevent unauthorized Sharing of resources
- Simple contiguous memory allocation
  - Base+limit registers restrict memory accessible to user
  - Can be used to translate as well
- Full translation of addresses through Memory Management Unit (MMU)



#### Page Tables

Summary

- Memory divided into fixed-sized chunks of memory
- Logical page number from logical address mapped through page table to physical page number
- Offset of logical address same as physical address
- Multi-Level Tables
  - Logical address mapped to series of tables
- Hashed page table
- Inverted page table
- Segment Mapping
  - Each segment contains base and limit information





# Thank you! Q&A

